

1 of 2

(06 Marks)

(06 Marks)

A full subtractor has three 1-bit inputs x, y and z (previous borrow) and two 1-bit outputs 6 a. D (Difference) and B (Borrow) the logic equations are

D = XYZ + XYZ + XYZ + XYZ

 $B = \overline{X}Y + \overline{X}Z + YZ$ 

Write veriolog description using dataflow modeling. Instantiate the subtractor inside a stimulus block and test all possible combinations of inputs X, Y and Z.

- Discuss the And/or and Not gates with respect to logic symbols, gate instantiation and truth b. table. (06 Marks)
- Design AND-OR-INVERT (AOI) based 4:1 multiplexer write verilog description for the C. same and its stimulus. (08 Marks)

## **Module-4**

- Explain the following assignment statements and non-blocking assignment statements with 7 a relevant examples. (06 Marks)
  - Write a veriolog program for 8-to-1 multiplexer using case statement. b. (08 Marks)

Give the differences between tasks and functions. C.

## OR

- Explain sequential and parallel blocks with examples. 8 a. (06 Marks) Design a negative edge-triggered D-flipflp (DUFF) with synchronous clear, active high b. (D-FF clears only at a negative edge of clock when clear is high). Design a clock with a period of 10 units and test the D-flipflop.
  - (08 Marks) Write verilog program to call a function called calc-parity which computes the parity of a C. 32-bit data, [31-0] Data and display odd or even parity message. (06 Marks)

## Module-5

| <b>)</b> a. | Write | a note on : |  |
|-------------|-------|-------------|--|
|-------------|-------|-------------|--|

- i) Force and release
- ii) Defparam statement
- iii) time scale
- iv) file output.

| b. | Write a note on verification of gate level netlist. |                        | (04 Marks) |
|----|-----------------------------------------------------|------------------------|------------|
| C. | With a neat flow chart explain computer Aided log   | gic synthesis process. | (08 Marks) |

C. With a neat flow chart explain computer Aided logic synthesis process.

## OR

10 a. What is logic synthesis?

b. Interpret the following verilog constructs after logic synthesis.

- i) The assign statement
- The if-else statement ii)
- iii) The case statement
- iv) The always statement
- Write RTL description for magnitude comparator. C.

(10 Marks) (06 Marks)

(08 Marks)

(04 Marks)

2 of 2